Pop-up Image
Mr.Sateesh Kourav
APID: 2200
capJUNIOR RESEARCH FELLOWSHIP (JRF) at Indian Institute of Information Technology, Design & Manufacturing, Jabalpur JABALPUR, MADHYA PRADESH
Please login
 
Home / APID Profiles

My Biography

As a Junior Research Fellow in the Department of More Electronics and Communication Engineering, I contributed to research projects focused on embedded systems and VLSI design. Master of Technology (M.Tech) in Embedded System & VLSI Design Gyan Ganga Institute of Technology & Sciences (G.G.I.T.S), affiliated with Rajiv Gandhi Proudyogiki Vishwavidyalaya (R.G.P.V.), Bhopal [Year of 2022] Specialized in Embedded Systems and VLSI Design, with a focus on digital electronics, hardware-software integration, and advanced circuit design. Bachelor of Engineering (B.E.) Electronics and Communication Engineering] Gyan Ganga Institute of Technology & Sciences (G.G.I.T.S), affiliated with Rajiv Gandhi Proudyogiki Vishwavidyalaya (R.G.P.V.), Bhopal [Year of 2019] Completed foundational studies in engineering, gaining a broad understanding of electronics, digital systems, and related technologies. Publications: I have published 14 research articles in prestigious national and international journals, demonstrating my expertise and contributions to the field of Embedded Systems and VLSI Design. Hardware-Software Integration: Skilled in integrating hardware and software components to create efficient and reliable embedded systems. Programming Languages: Proficient in Verilog and VHDL for hardware description and system design. Design Tools: Experienced with a variety of design tools, including Diptrace, Origin, Layout Editor, Draw.io, Microsoft Visio, Symicade, and Cadence.

Area Of Expertise

Electronics

Area of Intrest

FPGA

Honors and Awards

User has not updated his/her Awards & Honors.

Career Timeline

Academic Identity

User not updated academic id.
Project: An ASIC design of Area and Speed Efficient Floating-Point Arithmetic and Logical Unit Implementation on Hybrid FPGAs
Goal: Area and Speed Efficient ALU
Current Stage: completed
Starting Date: 13/05/2020
Sponsored by: GGITS
Projects
User has not updated his/her Conferences.

Feed


SHRISHAIL SOLLAPUR


Hello
I am working on Mechatronics and Control Area, can join for research collaboration

Like: 0

#Apid #Academic #researchers #scholars #academicians #students


PRANJALI GAJBHIYE


Hi everyone, I am working on signal processing on biomedical signals such as EEG, ECG, and EMG Read More signals .
Like: 0

#Apid #Academic #researchers #scholars #academicians #students


Sulaman Yaqub


Natural product isolation and characterization by spectroscopies like UV, FTIR, NMR (1H, 13C, Read More 2D-NMR) etc.
Like: 0

#Apid #Academic #researchers #scholars #academicians #students


Naoui Amira


Bonjour je travaille sur le processus de conception à l’ère de l’IA

Like: 0

#Apid #Academic #researchers #scholars #academicians #students


KOMMALAPATI RAJESH


Hi everyone, I am working on VLSI

Like: 0

#Apid #Academic #researchers #scholars #academicians #students


Salama Y.


Hi

Like: 0

#Apid #Academic #researchers #scholars #academicians #students


Nachiappan Ramasamy


working in the area of optimization tools and techniques development of world class manufacturing Read More model and designs performance yardstick
Like: 0

#Apid #Academic #researchers #scholars #academicians #students


Nagaraj Sitaram


– Working on Multistage orifice plates – Development of Green Building material – Water saving Read More devices
Like: 0

#Apid #Academic #researchers #scholars #academicians #students


Sivagurunathan Paramasivam


Hi everyone , am working on enzymes and bioenergy

#Apid #Academic #researchers #scholars #academicians #students


Sivagurunathan Paramasivam


Hello, everyone

#Apid #Academic #researchers #scholars #academicians #students

User has not Posted Anything.
Publications
Project: An ASIC design of Area and Speed Efficient Floating-Point Arithmetic and Logical Unit Implementation on Hybrid FPGAs
Goal: Area and Speed Efficient ALU
Current Stage: completed
Starting Date: 13/05/2020
Sponsored by: GGITS
Projects
User has not updated his/her Conferences.
Editorial Roles
Electronics & Telecommunication Engineering

No Reviewing details added by the User